Find your dream job faster with JobLogr
AI-powered job search, resume help, and more.
Try for Free
ME

Meta

via In-house

All our jobs are verified from trusted employers and sources. We connect to legitimate platforms only.

ASIC Engineer, Formal Verification

Anywhere
Full-time
Posted 1/6/2026
Direct Apply
Key Skills:
Formal Verification
SystemVerilog
SVA
Python scripting
Hardware Description Languages

Compensation

Salary Range

$178K - 250K a year

Responsibilities

Develop and lead formal verification methodologies for complex ASIC designs, collaborating with cross-functional teams to ensure first-pass silicon success.

Requirements

Minimum 8+ years in Design Verification, 5+ years in Formal Verification, proficiency in hardware description languages and scripting, with experience in formal verification tools and methodologies.

Full Description

Meta is hiring ASIC Formal Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Formal Verification to build IP and System On Chip (SoC) for data center applications. As a Formal Verification Engineer, you will be part of a team working with the best in the industry, focused on developing innovative ASIC solutions for Meta’s data center applications. You will be developing comprehensive formal testplans and be responsible for complete formal verification sign-off of single or multiple complex blocks. The role also provides ample opportunities to partner and collaborate with full stack software, hardware, ASIC Design, Emulation and Post-Silicon teams towards creating a first-pass silicon success. Responsibilities Provide technical leadership in Formal Verification Propose, implement and evangelize the Formal Verification Methodology to be used across the group, both at the top level and at the block level Work with Architecture and Design team to come up with formal specification and implementation Define formal verification scope, create formal environment and close coverage with targeted Formal Verification Techniques at IP, Subsystem and SoC level Build reusable/scalable environments for Formal Verification and deploying the tools Evaluate and recommend EDA solutions for Formal Verification Provide training for internal teams and mentoring engineers related to Formal Verification Technology Minimum Qualifications Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience 8+ years of experience in Design Verification 5+ years of experience in Formal Verification Experience with Formal Verification applications including Datapath, sequential equivalence, Xprop, Clock Gating, connectivity etc Proven understanding of Formal Verification methodologies, complexity reduction techniques and abstraction techniques Proven analytical skills to craft novel solutions to tackle industry-level complex designs Demonstrated experience with effective collaboration with cross functional teams Fluency in hardware description languages, such as SystemVerilog and SVA Proficiency in scripting languages such as Python, Perl, or Tcl Experience with JasperGold or VC-Formal Preferred Qualifications Experience to quickly understand and interpret specifications and extract design behaviors/properties Experience in formal property verification of complex compute blocks such as DSP, CPU, GPU or HW accelerators Experience with complex SoCs Formal verification experience in clock domain crossing, IP-XACT based register verification and low power Experience with development of fully automated flows from specification to fully verified designs Experience with simulators and waveform debugging tools $178,000/year to $250,000/year + bonus + equity + benefits

This job posting was last updated on 1/7/2026

Ready to have AI work for you in your job search?

Sign-up for free and start using JobLogr today!

Get Started »
JobLogr badgeTinyLaunch BadgeJobLogr - AI Job Search Tools to Land Your Next Job Faster than Ever | Product Hunt